BetaONE will rise again!


Reply
  #1  
Old 24th Aug 05, 03:58 AM
Alpine's Avatar
Alpine Alpine is offline
Retired Crew
 
Join Date: Feb 2002
Location: Run Forest, RUN!!
Posts: 3,601
Alpine is on a distinguished road
Send a message via ICQ to Alpine Send a message via AIM to Alpine
Intel confirms Yonah, Sossaman will offer virtualisation
IDF Intel today confirmed that 'Yonah', its 65nm dual-core mobile processor and the basis for the 'Sossaman' low-power Xeon chip, will support Virtualisation Technology.

The chip will also feature a dynamically allocated 'smart' L2 cache shared between the two processing cores. Dubbed 'Smart Cache', the system gives both cores access to the full 2MB of the eight-way associative L2 cache, dynamically adjusting the area allotted to each core. The reason: to minimise the performance hit from single-thread apps. Data can be shared efficiently between threads.

When the processor load falls, Yonah gradually flushes the L2 cache, synchronising it with main memory. The unused cache is turned off, physically as well as logically, to reduce power consumption.

Intel also said Yonah has an Enhanced Deeper Sleep mode, which kicks in when the cache is empty so the cache voltage can be lowered beyond that needed to sustain data within it - ie. the level of the standard Deeper Sleep mode.

Yonah has a new instruction to allow the host OS to shut down each core separately, to reduce power consumption when the load is low.

Sossaman takes Yonah and adds dual-processor support, along with a 36-bit physical address bus to allow the chip to handle up to 64MB of physical memory - typically 400MHz ECC DDR 2, connected via the E7520 'Lindenhurst' chipset Intel expects Sossaman to be used with. That said, the E7520 supports only 32GB of RAM.

Past Yonah announcements have revealed the chip will support ten of the SSE 3 instructions, and extend its micro-op fusion technique to take in SSE 2 load instructions to boost performance - the better to improve the part's media processing performance, the big difference between Pentium M and NetBurst-based chips. The chip's floating-point performance has also been tweaked, with enhanced data pre-fetch.

Source:

The REGister
Reply With Quote
Reply


Currently Active Users Viewing This Thread: 1 (0 members and 1 guests)
 
Thread Tools
Display Modes

Posting Rules
You may not post new threads
You may not post replies
You may not post attachments
You may not edit your posts

vB code is On
Smilies are On
[IMG] code is On
HTML code is On
Forum Jump

Similar Threads
Thread Thread Starter Forum Replies Last Post
Intel offers promise of thousand multicore chips Alpine BetaONE News 0 22nd Aug 05 11:46 PM
Intel Confirms Moving Up Paxville Server Schedule NewsBot ieXbeta News 0 21st Aug 05 12:00 PM
Intel confirms moving up Paxville server schedule NewsBot NeoWin News 0 17th Aug 05 12:30 PM
Intel confirms model numbers for Itaniums, Xeons Alpine BetaONE News 0 2nd Aug 05 07:13 PM
Intel confirms 64-bit Celeron scheme NewsBot NeoWin News 0 1st Mar 05 04:00 PM


All times are GMT +1. The time now is 01:40 PM.


Design by Vjacheslav Trushkin for phpBBStyles.com.
Powered by vBulletin® Version 3.6.5
Copyright ©2000 - 2024, Jelsoft Enterprises Ltd.